# Chapter 1

## Performance

Tien-Fu Chen

Dept. of Computer Science and Engineering

**National Chiao Tung Univ.** 

Material source: COD RISC-V slides

## **Execution Time**

#### Elapsed Time

- counts everything (disk and memory accesses, I/O, etc.)
- a useful number, but often not good for comparison purposes

#### CPU time

- doesn't count I/O or time spent running other programs
- can be broken up into system time, and user time
- Our focus: user CPU time
  - time spent executing the lines of code that are "in" our program
- Performance
  - Performance<sub>x</sub> = 1 / Execution time<sub>x</sub>

### Performance

#### Performance Measures

- Elapsed time
- CPU time

```
%time
90.7u 12.9s 2:39 65%
```

- Cycle time
- Law of Performance
- CPI
- MIPS
- MFLOPS
- SPECmarks
- Benchmarks
- Averaging

# **CPU Clocking**

Operation of digital hardware governed by a constant-rate clock



- Clock frequency (rate): cycles per second
  - e.g.,  $4.0GHz = 4000MHz = <math>4.0 \times 10^9Hz$
- Clock period of 4GHz: duration of a clock cycle
  - e.g.,  $250ps = 0.25ns = 250 \times 10^{-12}s$

# Metric prefix

| Factor    | Name  | Symbol |  |  |
|-----------|-------|--------|--|--|
| $10^{24}$ | yotta | Y      |  |  |
| $10^{21}$ | zetta | Z      |  |  |
| $10^{18}$ | exa   | E      |  |  |
| $10^{15}$ | peta  | P      |  |  |
| $10^{12}$ | tera  | T      |  |  |
| $10^{9}$  | giga  | G      |  |  |
| $10^{6}$  | mega  | M      |  |  |
| $10^{3}$  | kilo  | K      |  |  |
| $10^{1}$  | deka  | da     |  |  |

| 10-1  | deci  | d |
|-------|-------|---|
| 10-2  | centi | c |
| 10-3  | milli | m |
| 10-6  | micro | μ |
| 10-9  | nano  | n |
| 10-12 | pico  | p |
| 10-15 | femto | f |
| 10-18 | atto  | a |
| 10-21 | zepto | Z |
| 10-24 | yocto | y |

## Law of Performance

#### Factoring CPU time

$$cpu \ time = \left\lfloor \frac{instrn}{program} \right\rfloor \times \left\lceil \frac{cycles}{instrn} \right\rceil \times \left\lceil \frac{time}{cycle} \right\rceil$$

- Instruction per program
  - ISA and Compiler: ISA: CISC & RISC
- Cycle per Instruction (CPI)
  - ISA and architecture
- Time per cycle (cycle time)

```
cycle time = time between ticks = seconds per cycle clock rate (frequency) = cycles per second (1 Hz. = 1 cycle/sec)
```

- organization, hardware
- technology, layout

## **CPI Example**

- Computer A: Cycle Time = 250ps, CPI = 2.0
- Computer B: Cycle Time = 500ps, CPI = 1.2
- Same ISA
- Which is faster, and by how much?

# **CPU Time Example**

- Computer A: 2GHz clock, 10s CPU time
- Designing Computer B
  - Aim for 6s CPU time
  - Can do faster clock, but causes 1.2 x clock cycles
- How fast must Computer B clock be?

$$Clock Rate_{B} = \frac{Clock Cycles_{B}}{CPU Time_{B}} = \frac{1.2 \times Clock Cycles_{A}}{6s}$$

Clock Cycles<sub>A</sub> = CPU Time<sub>A</sub> × Clock Rate<sub>A</sub>  
= 
$$10s \times 2GHz = 20 \times 10^9$$

Clock Rate<sub>B</sub> = 
$$\frac{1.2 \times 20 \times 10^9}{6s} = \frac{24 \times 10^9}{6s} = 4$$
GHz

# **CPI Example**

 Alternative compiled code sequences using instructions in classes A, B, C

| Class            | А | В | С |
|------------------|---|---|---|
| CPI for class    | 1 | 2 | 3 |
| IC in sequence 1 | 2 | 1 | 2 |
| IC in sequence 2 | 4 | 1 | 1 |

- Sequence 1: IC = 5
  - Clock Cycles= 2×1 + 1×2 + 2×3= 10
  - Avg. CPI = 10/5 = 2.0

- Sequence 2: IC = 6
  - Clock Cycles= 4×1 + 1×2 + 1×3= 9
  - Avg. CPI = 9/6 = 1.5

# **Performance Summary**

$$CPU Time = \frac{Instructions}{Program} \times \frac{Clock \ cycles}{Instruction} \times \frac{Seconds}{Clock \ cycle}$$

- Performance depends on
  - Algorithm: affects IC, possibly CPI
  - Programming language: affects IC, CPI
  - Compiler: affects IC, CPI
  - Instruction set architecture: affects IC, CPI, T<sub>c</sub>

## MIPS - Million instructions per second

$$MIPS = \left[\frac{instrn}{program}\right] \times \left[\frac{program}{time}\right] \times 10^{-6}$$

$$= \frac{inst \quad count}{exec \ time \times 10^{6}} = \frac{clock \ rate}{CPI \times 10^{6}}$$

#### Problems:

- Depend on instruction set
- Depend on different programs
- What if execute only more faster instructions? So it can vary inversely with performance
- = Meaningless Indicator of Performance??

# MIPS example

Two different compilers are being tested for a 4 GHz. machine with three different classes of instructions: Class A, Class B, and Class C, which require one, two, and three cycles (respectively). Both compilers are used to produce code for a large piece of software.

1st compiler: 5M Class A instructions, 1M Class B instructions, and 1M Class C instructions.

2nd compiler: 10 M Class A instructions, 1M Class B instructions, and 1 M Class C instructions.

- Which sequence will be faster according to MIPS?
- Which sequence will be faster according to execution time?

## **Benchmarks**

- Performance best determined by running a real application
  - Use programs typical of expected workload
  - Or, typical of expected class of applications
     e.g., compilers/editors, scientific applications, graphics, etc.
- Small benchmarks
  - nice for architects and designers
  - easy to standardize
  - can be abused
- SPEC (System Performance Evaluation Cooperative)
  - companies have agreed on a set of real program and inputs
  - valuable indicator of performance (and compiler technology)
  - can still be abused

# Summarizing Results: Average

- Arithmetic Mean
  - means for times, CPI

$$\overline{time} = \frac{1}{n} \sum_{i=1}^{n} time_i$$

- Harmonic mean
  - means for rates, MIPS, MFLOPS

$$\overline{rate} = \frac{n}{\sum_{i=1}^{n} \frac{1}{rate_i}}$$

- Geometric mean
  - normalize numbers

$$\overline{ratio} = \left[\prod_{i=1}^{n} ratio_{i}\right]^{1/n}$$

## **SPECmark**

#### SPEC benchmarks

System Performance Evaluation Cooperative

**SPEC89** 4 integer 6 FP benchmarks

SPEC92 6 integer 14 FP

ex. Espresso, Eqntott, Gcc, Spice, Dodoc,....

SPEC95 8 integer, 10 FP programs

#### SPECmark

aggregate speedup of a vendor's platform relative to a SPARC 10 which has a SPEC mark of 1.0

$$\overline{SPECmark} = \begin{bmatrix} 10 \\ \prod \\ i = 1 \end{bmatrix} \text{ (individual speedup)}_{i}$$

## SPEC CPU2000

| Integer benchmarks |                                    | FP benchmarks |                                                  |  |
|--------------------|------------------------------------|---------------|--------------------------------------------------|--|
| Name               | Description                        | Name          | Туре                                             |  |
| gzip               | Compression                        | wupwise       | Quantum chromodynamics                           |  |
| vpr                | FPGA circuit placement and routing | swim          | Shallow water model                              |  |
| goo                | The Gnu C compller                 | mgrld         | Multigrid solver in 3-D potential field          |  |
| mof                | Combinatorial optimization         | applu         | Parabolic/elliptic partial differential equation |  |
| crafty             | Chess program                      | mesa          | Three-dimensional graphics library               |  |
| parser             | Word processing program            | galgel        | Computational fluid dynamics                     |  |
| eon                | Computer visualization             | art           | Image recognition using neural networks          |  |
| peribmk            | perl application                   | equake        | Seismic wave propagation simulation              |  |
| gap                | Group theory, Interpreter          | facerec       | Image recognition of faces                       |  |
| vortex             | Object-oriented database           | ammp          | Computational chemistry                          |  |
| bzlp2              | Compression                        | lucas         | Primality testing                                |  |
| twolf              | Place and rote simulator           | fma3d         | Crash simulation using finite-element method     |  |
|                    |                                    | sixtrack      | High-energy nuclear physics accelerator design   |  |
|                    |                                    | apsi          | Meteorology: pollutant distribution              |  |

**FIGURE 4.5 The SPEC CPU2000 benchmarks.** The 12 integer benchmarks in the left half of the table are written in C and C++, while the floating-point benchmarks in the right half are written in Fortran (77 or 90) and C. For more information on SPEC and on the SPEC benchmarks, see www.spec.org. The SPEC CPU benchmarks use wall clock time as the metric, but because there is little I/O, they measure CPU performance.

## **SPEC 2000**

Does doubling the clock rate double the performance?

Can a machine with a slower clock rate have better performance?



# Speedup and Amdahl's Law

Speedup

$$Speedup = \frac{old time}{new time} = \frac{new rate}{old rate}$$

Amdahl's Law

Improvement to be gained from using faster mode is limited by the fraction of the time the faster mode can be used

 $Speedup_{overall} = \frac{1}{(1 - f_{..}) + (f / S)}$ Consider an enhancement x speedups fraction fx of a task by Sx

Examples 
$$f_x = 90\%, S_x = 5 \rightarrow Speedup_{overall} = \frac{1}{(1-.90)+(.90/5)} = 3.6$$

# Amdahl's Law Corollary

Increasing speedup

$$f_x = 50\%,$$
 $S_x = 1.10 \rightarrow Speedup_{overall} = \frac{1}{(1-.5)+(.5/1.1)} = 1.047$ 
 $S_x = 10 \rightarrow Speedup_{overall} = \frac{1}{(1-.5)+(.5/10)} = 1.818$ 
 $S_x = \infty \rightarrow Speedup_{overall} = \frac{1}{(1-.5)+(.5/\infty)} = 2.0$ 

Bound

$$Speedup_{overall} < \frac{1}{1 - f_x}$$

Examples

| fx       | 1%   | 5%   | 10%  | 20%  | 50% |
|----------|------|------|------|------|-----|
| 1/(1-fx) | 1.01 | 1.05 | 1.11 | 1.25 | 200 |

# Power is the first class design issue



## **Power Trends**



In CMOS IC technology



# **Reducing Power**

- Suppose a new CPU has
  - 85% of capacitive load of old CPU
  - 15% voltage and 15% frequency reduction

$$\frac{P_{\text{new}}}{P_{\text{old}}} = \frac{C_{\text{old}} \times 0.85 \times (V_{\text{old}} \times 0.85)^2 \times F_{\text{old}} \times 0.85}{C_{\text{old}} \times V_{\text{old}}^2 \times F_{\text{old}}} = 0.85^4 = 0.52$$

- The power wall
  - We can't reduce voltage further
  - We can't remove more heat
- How else can we improve performance?